Home » Electronic , Mechanic » Low-Power Design and Power-Aware Verification


00-6-200x300 Low-Power Design and Power-Aware Verification

English | 5 Nov. 2017 | ISBN: 3319666185 | 155 Pages | EPUB | 1 MB

Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base.

LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination.

The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the register transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers.

Download

http://usafiles.net/365ba47d94508a6a


Leave a Reply

Your email address will not be published. Required fields are marked *

*
*

CommentLuv badge

This site uses Akismet to reduce spam. Learn how your comment data is processed.